Utvidet returrett til 31. januar 2025

CMOS Low Power Analysis

Om CMOS Low Power Analysis

In this thesis leakage reduction techniques like stack forcing, multiple threshold CMOS, variable threshold CMOS are explored, that mitigate leakage in circuits, operating in the active mode at various temperatures. Also, implications of technology scaling on the choice of techniques to mitigate total leakage are closely examined. The result is guidelines for designing low-leakage circuits in nanometer technology nodes. Logic gates in the 180nm, 130nm, 100nm and 70nm technology nodes are simulated and analyzed. Here delay analysis of various logic circuits are also examined.

Vis mer
  • Språk:
  • Engelsk
  • ISBN:
  • 9783844382778
  • Bindende:
  • Paperback
  • Sider:
  • 100
  • Utgitt:
  • 1. juni 2011
  • Dimensjoner:
  • 152x229x6 mm.
  • Vekt:
  • 159 g.
  • BLACK NOVEMBER
  Gratis frakt
Leveringstid: 2-4 uker
Forventet levering: 20. desember 2024
Utvidet returrett til 31. januar 2025

Beskrivelse av CMOS Low Power Analysis

In this thesis leakage reduction techniques like stack forcing, multiple threshold CMOS, variable threshold CMOS are explored, that mitigate leakage in circuits, operating in the active mode at various temperatures. Also, implications of technology scaling on the choice of techniques to mitigate total leakage are closely examined. The result is guidelines for designing low-leakage circuits in nanometer technology nodes. Logic gates in the 180nm, 130nm, 100nm and 70nm technology nodes are simulated and analyzed. Here delay analysis of various logic circuits are also examined.

Brukervurderinger av CMOS Low Power Analysis



Finn lignende bøker
Boken CMOS Low Power Analysis finnes i følgende kategorier:

Gjør som tusenvis av andre bokelskere

Abonner på vårt nyhetsbrev og få rabatter og inspirasjon til din neste leseopplevelse.