Utvidet returrett til 31. januar 2025

Hardware Architectures for Post-Quantum Digital Signature Schemes

Om Hardware Architectures for Post-Quantum Digital Signature Schemes

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs. Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based; Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms; Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Vis mer
  • Språk:
  • Engelsk
  • ISBN:
  • 9783030576813
  • Bindende:
  • Hardback
  • Sider:
  • 170
  • Utgitt:
  • 28. oktober 2020
  • Utgave:
  • 12021
  • Dimensjoner:
  • 242x163x17 mm.
  • Vekt:
  • 460 g.
  • BLACK NOVEMBER
  På lager
Leveringstid: 4-7 virkedager
Forventet levering: 23. november 2024

Beskrivelse av Hardware Architectures for Post-Quantum Digital Signature Schemes

This book explores C-based design, implementation, and analysis of post-quantum cryptography (PQC) algorithms for signature generation and verification. The authors investigate NIST round 2 PQC algorithms for signature generation and signature verification from a hardware implementation perspective, especially focusing on C-based design, power-performance-area-security (PPAS) trade-offs and design flows targeting FPGAs and ASICs.
Describes a comprehensive set of synthesizable c code base as well as the hardware implementations for the different types of PQC algorithms including lattice-based, code-based, and multivariate-based;
Demonstrates the hardware (FPGA and ASIC) and hardware-software optimizations and trade-offs of the NIST round 2 signature-based PQC algorithms;
Enables designers to build hardware implementations that are resilient to a variety of side-channels.

Brukervurderinger av Hardware Architectures for Post-Quantum Digital Signature Schemes



Finn lignende bøker
Boken Hardware Architectures for Post-Quantum Digital Signature Schemes finnes i følgende kategorier:

Gjør som tusenvis av andre bokelskere

Abonner på vårt nyhetsbrev og få rabatter og inspirasjon til din neste leseopplevelse.